《電子技術應用》
您所在的位置:首頁 > 電子元件 > 設計應用 > 基于PG網絡的全流程優化在高性能CPU內核中的應用
基于PG網絡的全流程優化在高性能CPU內核中的應用
2023年電子技術應用第8期
姜姝,楊超,吳馳
(上海云豹創芯智能科技有限公司,上海 201210)
摘要: 隨著高性能計算芯片的集成度不斷提高以及工藝的進步, 金屬連線的寬度越來越窄,芯片電源網絡上電阻增加和高密度的邏輯門單元同時有邏輯翻轉動作時會在電源網絡上產生電壓降(IR Drop),導致芯片產生時序問題,甚至可能發生邏輯門的功能故障。
中圖分類號:TN402 文獻標志碼:A DOI: 10.16157/j.issn.0258-7998.239807
中文引用格式: 姜姝,楊超,吳馳. 基于PG網絡的全流程優化在高性能CPU內核中的應用[J]. 電子技術應用,2023,49(8):36-41.
英文引用格式: Jiang Shu,Yang Chao,Wu Chi. Application of fully automated optimization based on PG network in high performance CPU core[J]. Application of Electronic Technique,2023,49(8):36-41.
Application of fully automated optimization based on PG network in high performance CPU core
Jiang Shu,Yang Chao,Wu Chi
(Jaguar Microsystems, Shanghai 201210, China)
Abstract: With the continuous improvement of the integration of high-performance computing chips and the advancement of technology, the width of metal wires is getting narrower and narrower, and the voltage drop (IR drop) will occur on the power network when the resistance on the chip power network increases and the high-density logic gate unit has a logic flip action at the same time, resulting in timing problems in the chip, and even the functional failure of the logic gate may occur. Based on the flash PG flow of the Cadence implementation tool Innovus, this paper completes the comprehensive implementation and rapid iteration of the PG network, and uses auto reinforce PG and trim PG to realize the trade-off between the voltage drop and timing of the high-performance CPU core from two aspects, and completes the whole process optimization of the PG network from floorplan to PR (Placement and Route) stage. The results show that under the premise of the same machine resources, flash PG flow can increase the speed of powerplan up to 10 times the original, especially in the design of the top level, which can effectively save the exploration time of PG mesh in the early stage of design. Auto reinforce PG and trim PG repair 66% of the dynamic IR drop violations by reinforcing the PG of the weak IR area and trimming the redundant PG respectively, and at the same time provide more winding resources for the design to achieve the purpose of not deteriorating the timing and DRC (Design Rule Check).
Key words : chip design;flasg PG;IR drop fixing

0 引言

隨著高性能計算芯片的集成度不斷提高以及工藝的進步,加上邏輯電路與電源網絡的復雜程度也越來越高,芯片中某些區域會出現局部電流較大的現象,使得所在區域電壓降 (IR Drop)增大,導致邏輯單元上的實際工作電壓低于理想工作電壓,導致芯片產生時序問題,甚至可能發生邏輯門的功能故障[1-4]。本文基于Cadence實現工具Innovus的flash PG flow完成對于PG 網絡的綜合實現與快速迭代,并利用 auto reinforce PG和trim PG從兩方面實現了對高性能CPU核的電壓降與時序之間的trade-off,完成從布圖規劃(floorplan)階段到PR(Placement and Route)階段針對PG網絡的流程優化。



本文詳細內容請下載:http://m.xxav2194.com/resource/share/2000005478




作者信息:

姜姝,楊超,吳馳

(上海云豹創芯智能科技有限公司,上海 201210)


微信圖片_20210517164139.jpg

此內容為AET網站原創,未經授權禁止轉載。
主站蜘蛛池模板: 网址你懂的在线观看| 99re在线观看| 国产男女野战视频在线看| 德国女人一级毛片免费| 亚洲av无一区二区三区| 猫咪免费人成网站地址| 国产精品视频免费一区二区| 丰满人妻被黑人中出849| 福利视频一区二区| 国产在线观看中文字幕| 久久久男人天堂| 欧美特黄a级高清免费大片| 国产日韩综合一区二区性色av| www视频在线观看免费| 日韩一区二区三区北条麻妃| 亚洲欧美国产精品| 精品国产一区二区三区2021| 国产对白精品刺激一区二区| 91呻吟丰满娇喘国产区| 师尊要被cao坏了by谦野| 久久天天躁狠狠躁夜夜网站| 欧美日韩一区二区综合 | 欧美最猛黑人xxxx黑人猛交| 国产国产人免费人成免费视频| 97久久精品人人澡人人爽| 性xxxx18免费观看视频| 亚洲小说区图片区另类春色| 香蕉在线精品一区二区| 国产美女自慰在线观看| 一个人看的www免费高清中文字幕| 日本最新免费二区三区| 人体内射精一区二区三区| 色一情一乱一伦一视频免费看| 在线播放国产视频| 久久天天躁夜夜躁2019| 欧美性大战久久久久久片段| 人妻老妇乱子伦精品无码专区| 美腿丝袜亚洲综合| 国产美女口爆吞精普通话| 一区二区三区免费精品视频| 无码精品日韩中文字幕|