《電子技術(shù)應(yīng)用》
您所在的位置:首頁 > 模擬設(shè)計(jì) > 解決方案 > ADIADN2812評估板參考設(shè)計(jì)方案

ADIADN2812評估板參考設(shè)計(jì)方案

2012-11-02

ADN2812是ADI公司生產(chǎn)的一款具有量化接收機(jī)功能,信號電平檢測、時鐘和數(shù)據(jù)恢復(fù)功能,連續(xù)數(shù)據(jù)率從12.3Mb/s到2.7Gb/s。ADN2812芯片在沒有外部基準(zhǔn)時鐘或編程的情況下,自動鎖存所有數(shù)據(jù)速率。滿足所有光纖網(wǎng)絡(luò)抖動,包括抖動轉(zhuǎn)移、抖動生成和抖動公差。本文主要介紹ADN2812的主要特性、方框圖及其應(yīng)用。同時介紹EVAL-ADN2812EB評估板、電路圖、材料清單和PCB Layout圖。

The ADN2812 provides the receiver functions of quantization, signal level detect, and clock and data recovery for continuous data rates from 12.3 Mb/s to 2.7 Gb/s. The ADN2812 auto-matically locks to all data rates without the need for an external reference clock or programming. All SONET jitter requirements are met, including jitter transfer, jitter generation, and jitter tolerance. All specifications are quoted for −40℃ to +85℃ ambient temperature, unless otherwise noted.

This device, together with a PIN diode and a TIA preamplifier, can implement a highly integrated, low cost, low power fiber optic receiver.

The receiver front end, loss of signal (LOS) detector circuit indicates when the input signal level has fallen below a user-adjustable threshold. The LOS detect circuit has hysteresis to prevent chatter at the output.

The ADN2812 is available in a compact 5 mm × 5 mm 32-lead lead frame chip scale package (LFCSP).

ADN2812主要特性:

Serial data input: 12.3 Mb/s to 2.7 Gb/s

Exceeds SONET requirements for jitter transfer/ generation/tolerance

Quantizer sensitivity: 6 mV typical

Adjustable slice level: ±100 mV

Patented clock recovery architecture

Loss of signal (LOS) detect range: 3 mV to 15 mV

Independent slice level adjust and LOS detector

No reference clock required

Loss of lock indicator

I2C interface to access optional features

Single-supply operation: 3.3 V

Low power: 750 mW typical

5 mm × 5 mm 32-lead LFCSP

ADN2812應(yīng)用:

SONET OC-1/OC-3/OC-12/OC-48 and all associated FEC rates

Fibre Channel, 2× Fibre Channel, GbE, HDTV

WDM transponders

Regenerators/repeaters

Test equipment

Broadband cross-connects and routers


圖1. ADN2812方框圖

EVAL-ADN2812EB介紹:

This application note describes the use of the EVAL-ADN2812EB. The ADN2812 is a continuous rate clockrecovery, data-retiming device based on a multiloop PLL architecture. The ADN2812 can automatically lock to any data rate from 10 Mbps to 2.7 Gbps, recover the clock, and retime the data without programming and without the need for an external reference clock as an acquisition aid. An I2C“ interface is available to access special features of the ADN2812; however, it is not required for normal operation.

The EVAL-ADN2812EB is fabricated using standard FR-4 materials. All high speed differential signal traces are matched to within 3 mils length and maintain a 50 characteristic impedance to preserve signal integrity.

EVAL-ADN2812EB電路圖:


圖2. EVAL-ADN2812EB電路圖

EVAL-ADN2812EB材料清單:


PCB Layout圖:

 


本站內(nèi)容除特別聲明的原創(chuàng)文章之外,轉(zhuǎn)載內(nèi)容只為傳遞更多信息,并不代表本網(wǎng)站贊同其觀點(diǎn)。轉(zhuǎn)載的所有的文章、圖片、音/視頻文件等資料的版權(quán)歸版權(quán)所有權(quán)人所有。本站采用的非本站原創(chuàng)文章及圖片等內(nèi)容無法一一聯(lián)系確認(rèn)版權(quán)者。如涉及作品內(nèi)容、版權(quán)和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當(dāng)措施,避免給雙方造成不必要的經(jīng)濟(jì)損失。聯(lián)系電話:010-82306118;郵箱:aet@chinaaet.com。
主站蜘蛛池模板: 亚洲国产日产无码精品| 国产无遮挡又黄又爽在线视频| 久久国产精品无码网站| 污污的小说片段| 国产乱子伦视频在线观看| 国产乱子伦在线观看不卡| free哆拍拍免费永久视频| 日韩大片观看网址| 亚洲热在线视频| 美女扒开内裤羞羞网站| 国产男女爽爽爽爽爽免费视频| japanese日本熟妇多毛| 日本三级免费看| 亚洲伊人久久大香线蕉影院| 男女免费观看在线爽爽爽视频| 国产在线视频www色| 77777亚洲午夜久久多喷| 性xxxxhd高清| 久久国产精品只做精品| 欧美成人性动漫在线观看| 免费看的一级毛片| 韩国一级淫片漂亮老师| 国产精品嫩草影院在线看| www.一级片| 无码一区二区三区AV免费| 亚洲av综合色区无码专区桃色| 激情久久av一区av二区av三区| 巨大破瓜肉h强| 久久综合久久鬼| 欧美日韩国产va另类| 全免费a级毛片免费看| 里番本子侵犯肉全彩| 国产精品久久久久9999赢消| a级毛片高清免费视频| 把腿扒开做爽爽视频| 人妻精品久久久久中文字幕一冢本| 豆奶视频官网下载观看| 国产福利片在线| 999精品视频在线观看| 巨大破瓜肉h强| 久久99国产乱子伦精品免费|