《電子技術應用》
您所在的位置:首頁 > 可編程邏輯 > 解決方案 > Lattice MachXO2 1200ZEPLD評估開發方案

Lattice MachXO2 1200ZEPLD評估開發方案

2012-05-02
關鍵詞: CPLD MachXO2 PLD

Lattice公司的MachXO2系列是非易失性的無限制重新配置的可編程邏輯器件(PLD),具有低容量PLD,低成本,低功耗和高系統集成度等特點,采用65nm閃存工藝技術,和MachXO PLD相比,邏輯容量增加3x,嵌入存儲器曾加10x,靜態功耗降低100x,查找表(LUT)從256 到 6864,主要用在系統應用如通信架構,計算,高端工業設備和高端醫療設備以及消費類電子如智能手機,GPS,數碼相機和移動計算等.本文介紹了MachXO2系列主要特性, MachXO2-1200器件框圖以及MachXO2 1200ZE評估板主要特性,方框圖,電路圖與材料清單.

The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), pre-engineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I2C controller and timer/counter. These fea-tures allow these devices to be used in low cost, high volume consumer and system applications. The MachXO2 devices are designed on a 65nm non-volatile low power process. The device architecture has sev-eral features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family. The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices.

The ultra low power devices are offered in three speed grades -1, -2 and -3, with -3 being the fastest. Sim-ilarly, the high-performance devices are offered in three speed grades: -4, -5 and -6, with -6 being the fastest. HC devices have an internal linear voltage regulator which supports external VCC supply voltages of 3.3V or 2.5V. ZE and HE devices only accept 1.2V as the external VCC supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other. The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5x2.5 mm WLCSP to the 23x23 mm fpBGA. MachXO2 devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters. The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os.

The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compati-bility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a “per-pin” basis. A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and sim-ilar state machines. The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I2C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increas-ing their productivity.

MachXO2系列主要特性:

MachXO2系列產品性能表:


圖1.MachXO2-1200器件框圖

MachXO2 1200ZE評估板

This user’s guide describes how to start using the MachXO2-1200ZE Breakout Board, an easy-to-use platform for evaluating and designing with the MachXO2-1200ZE PLD. Along with the board and accessories, this kit includes a pre-loaded demonstration design. You may also reprogram the on-board MachXO2-1200ZE device to review your own custom designs.

MachXO2 1200ZE評估板包括:

–MachXO2-1200ZE PLD (LCMXO2-1200ZE-1TG144C)

–USB mini-B connector for power and programming

–Eight LEDs

–60-hole prototype area

–Four 2x20 expansion header landings for general I/O, JTAG, and external power

–1x8 expansion header landing for JTAG

–3.3V and 1.2V supply rails

• MachXO2-1200ZE Breakout Board – The board is a 3” x 3” form factor that features the following on-board components and circuits:

• Pre-loaded Demo – The kit includes a pre-loaded counter design that highlights use of the embedded MachXO2-1200ZE oscillator and programmable I/Os configured for LED drive.

• USB Connector Cable – The board is powered from the USB mini-B socket when connected to a host PC. The USB channel also provides a programming interface to the LCMXO2-1200ZE JTAG port.

• Lattice Breakout Board Evaluation Kits Web Page

圖2.MachXO2 1200ZE評估板外形圖

圖3.MachXO2 1200ZE評估板方框圖

圖4.MachXO2 1200ZE評估板電路圖:框圖

圖5.MachXO2 1200ZE評估板電路圖:USB和JTAG接口

圖6.MachXO2 1200ZE評估板電路圖:FPGA(1)

圖7.MachXO2 1200ZE評估板電路圖: FPGA(2)

圖8.MachXO2 1200ZE評估板電路圖:LED電源

MachXO2 1200ZE評估板材料清單:

詳情請見:
http://www.latticesemi.com/documents/38834.pdf

http://www.latticesemi.com/documents/EB68.pdf



本站內容除特別聲明的原創文章之外,轉載內容只為傳遞更多信息,并不代表本網站贊同其觀點。轉載的所有的文章、圖片、音/視頻文件等資料的版權歸版權所有權人所有。本站采用的非本站原創文章及圖片等內容無法一一聯系確認版權者。如涉及作品內容、版權和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當措施,避免給雙方造成不必要的經濟損失。聯系電話:010-82306118;郵箱:aet@chinaaet.com。
主站蜘蛛池模板: 波多野结衣未删减在线| 五月天丁香久久| 日本永久免费a∨在线视频| 国产精品国产三级国产a| 中文字幕不卡在线高清| 欧美午夜小视频| 免费无码黄动漫在线观看| 99久在线精品99re6视频| 欧美中文字幕一区| 别揉我奶头~嗯~啊~视频在线观看| 久艾草国产成人综合在线视频| 大学生粉嫩无套流白浆| 丰满人妻一区二区三区视频53| 欧美丰满熟妇BBB久久久| 伊人久久大香线蕉综合影院首页| 草莓视频网站入口| 国产破处在线视频| 99视频有精品| 成人欧美一区二区三区的电影 | 天天躁日日躁狠狠躁综合| 亚洲依依成人精品| 男女一边摸一边做刺激的视频| 国产亚洲AV人片在线观看| ww亚洲ww在线观看国产| 大学生情侣在线| 一级日本黄色片| 欧美人与物videos另类xxxxx | 亚洲色偷偷色噜噜狠狠99| 老司机福利在线免费观看| 国产无遮挡又黄又爽在线视频 | 99re在线精品视频| 年轻的嫂子在线线观免费观看| 久久亚洲欧美综合激情一区| 校园春色亚洲欧美| 亚洲日本久久一区二区va| 狼色视频在线观免费观看| 午夜精品久久久久久毛片| 草莓视频污在线观看| 国产成人在线观看免费网站| 天堂久久久久久中文字幕| 国内精品久久久久久久97牛牛|