《電子技術(shù)應(yīng)用》
您所在的位置:首頁 > 可編程邏輯 > 解決方案 > Cypress CY8CKIT-017 CAN-LIN總線連接解決方案

Cypress CY8CKIT-017 CAN-LIN總線連接解決方案

2012-02-05
關(guān)鍵詞: PSoC CY8CKIT-017 CAN LIN

Cypress公司的CY8CKIT-017 link" href="http://m.xxav2194.com/tags/CAN" title="CAN" target="_blank">CAN/LIN擴(kuò)展板(EBK)能和CY8CKIT-001 PSoC®開發(fā)板(DVK),CY8CKIT-030 PSoC 3開發(fā)板(DVK)配合使用,評估PSoC 3 和PSoC 5器件的CAN通信能力.本文介紹了PSoC 5器件CY8C52主要特性,方框圖, CY8CKIT-017 CAN/LIN擴(kuò)展板(EBK)特性,電路圖和材料清單.

With its unique array of configurable blocks, PSoC® 5 is a true system-level solution providing microcontroller unit (MCU), memory, analog, and digital peripheral functions in a single chip. The CY8C52 family offers a modern method of signal acquisition, signal processing, and control with high accuracy, high bandwidth, and high flexibility. Analog capability spans the range from thermocouples (near DC voltages) to ultrasonic signals. The CY8C52 family can handle dozens of data acquisition channels and analog inputs on every GPIO pin. The CY8C52 family is also a high-performance configurable digital system with some part numbers including interfaces such as USB and multimaster I2C. In addition to communication interfaces, the CY8C52 family has an easy to configure logic array, flexible routing to all I/O pins, and a high-performance 32-bit ARM® Cortex™-M3 microprocessor core. Designers can easily create system level designs using a rich library of prebuilt components and boolean primitives using PSoC Creator™, a hierarchical schematic design entry tool. The CY8C52 family provides unparalleled opportunities for analog and digital bill of materials integration while easily accommodating last minute design changes through simple firmware updates.

CY8C52主要特性:

? 32-bit ARM Cortex-M3 CPU core

? DC to 40 MHz operation

? Flash program memory, up to 256 KB, 100,000 write cycles, 20-year retention and multiple security features

? Up to 64 KB SRAM memory

? 128 bytes of cache memory

? 2-KB electrically erasable programmable read-only memory (EEPROM) memory, 1 million cycles, and 20 years retention

? 24-channel direct memory access (DMA) with multilayer AMBA high-performance bus (AHB) bus access

• Programmable chained descriptors and priorities

• High bandwidth 32-bit transfer support

? Low voltage, ultra low power

? Operating voltage range: 2.7 V to 5.5 V

? 6 mA at 6 MHz

? Low power modes including:

• 1-μA sleep mode

• 0.15-μA hibernate mode with RAM retention

? Versatile I/O system

? 46 to 70 I/Os (60 GPIOs, 8 SIOs, 2 USBIOs))

? Any GPIO to any digital or analog peripheral routability

? LCD direct drive from any GPIO, up to 46 × 16 segments

? CapSense® support from any GPIO

? 1.2 V to 5.5 V I/O interface voltages, up to four domains

? Maskable, independent IRQ on any pin or port

? Schmitt trigger transistor-transistor logic (TTL) inputs

? All GPIOs configurable as open drain high/low, pull up/down, High-Z, or strong output

? 25 mA sink on SIO

? Digital peripherals

? 20 to 24 programmable logic device (PLD) based universal digital blocks (UDBs)

? Full-Speed (FS) USB 2.0 12 Mbps using a 24 MHz external oscillator

? Four 16-bit configurable timer, counter, and PWM blocks

? Library of standard peripherals

• 8-, 16-, 24-, and 32-bit timers, counters, and PWMs

• SPI, UART, and I2C

• Many others available in catalog

? Library of advanced peripherals

• Cyclic redundancy check (CRC)

• Pseudo random sequence (PRS) generator

• Local interconnect network (LIN) bus 2.0

• Quadrature decoder

? Analog peripherals (2.7 V ? VDDA ? 5.5 V)

? 1.024 V ±1% internal voltage reference

? Successive approximation register (SAR) analog-to-digital converter (ADC), 12-bit at 700 ksps

? One 8-bit, 5.5-Msps current DAC (IDAC) or 1-Msps voltage DAC (VDAC)

? Two comparators with 95-ns response time

? CapSense support

? Programming, debug, and trace

? Serial wire debug (SWD) and single-wire viewer (SWV) interfaces

? Cortex-M3 flash patch and breakpoint (FPB) block

? Cortex-M3 data watchpoint and trace (DWT) generates data trace information

? Cortex-M3 Instrumentation Trace Macrocell (ITM) can be used for printf-style debugging

? DWT and ITM blocks communicate with off-chip debug and trace systems via the SWV interface

? Bootloader programming supportable through I2C, SPI, UART, USB, and other interfaces

? Precision, programmable clocking

? 3 to 24 MHz internal oscillator over full temperature and voltage range

? 4 to 25 MHz crystal oscillator for crystal PPM accuracy

? Internal PLL clock generation up to 40 MHz

? 32.768 kHz watch crystal oscillator

? Low power internal oscillator at 1, 33, and 100 kHz

? Temperature and packaging

? –40 °C to +85 °C degrees industrial temperature

? 68-pin QFN and 100-pin TQFP package options


圖1. CY8C52簡化框圖

CY8CKIT-017 CAN/LIN擴(kuò)展板(EBK)

The CY8CKIT-017 CAN/LIN Expansion Board Kit (EBK) is an expansion board that is used with the CY8CKIT-001 PSoC® Development Kit (DVK), the CY8CKIT-030 PSoC 3 Development Kit (DVK), or the CY3280-22x45 Universal CapSense® Controller (UCC) kit. It enables you to evaluate the Controller Area Network (CAN) communication capability of PSoC 3 and PSoC 5 devices. You can design your own projects with an easy-to-use CAN component in Cypress’s PSoC Creator™ software, or by altering code examples provided with this kit.

This kit also allows you to develop custom Local Interconnect Network (LIN) communication IP for any PSoC device (PSoC 1, PSoC 3, or PSoC 5). Currently no LIN user modules, components, or code examples are provided by this kit or with Cypress software. However, these LIN solutions are planned for the future.

The CY8CKIT-017 CAN/LIN EBK is used with the PSoC family of devices. PSoC 3 is a programmable system-on-chip platform for 8-, 16-, and 32-bit applications. It combines precision analog and digital logic with a high-performance 8051 single cycle per instruction pipelined processor, achieving 10 times the performance of previous 8051 processors. With PSoC, you can create the exact combination of peripherals and integrated proprietary IP to meet the needs of your applications.

This kit is also compatible with the CY8CKIT-030 PSoC 3 Development Kit. See the documentation for the CY8CKIT-030 DVK to see which ports this EBK can be attached to. A CY8CKIT-030 kit can generally be substituted for a CY8CKIT-001 kit when using the CY8CKIT-017 kit. Therefore, any information regarding the CY8CKIT-001 kit in this document generally also applies to the CY8CKIT- 030 kit.

This kit can also interface with the CY3280-22x45 Universal CapSense Controller (UCC) kit for CY8C2xx45 PSoC 1 devices. This EBK can add LIN capabilities to the UCC kit. However, it does not add CAN capabilities to this kit, because PSoC 1 devices do not have CAN hardware.

CY8CKIT-017 CAN/LIN擴(kuò)展板(EBK)包括:

■ CAN/LIN Expansion Board

■ Quick Start Guide

■ Kit CD

圖3.帶CY8CKIT-001 DVK 的CY8CKIT-017 CAN/LIN擴(kuò)展板(EBK)外形圖

圖4. CY8CKIT-017 CAN/LIN擴(kuò)展板(EBK)電路圖
CY8CKIT-017 CAN/LIN擴(kuò)展板(EBK)材料清單:

詳情請見:
http://www.cypress.com/?docID=26047

http://www.cypress.com/?docID=33326



本站內(nèi)容除特別聲明的原創(chuàng)文章之外,轉(zhuǎn)載內(nèi)容只為傳遞更多信息,并不代表本網(wǎng)站贊同其觀點。轉(zhuǎn)載的所有的文章、圖片、音/視頻文件等資料的版權(quán)歸版權(quán)所有權(quán)人所有。本站采用的非本站原創(chuàng)文章及圖片等內(nèi)容無法一一聯(lián)系確認(rèn)版權(quán)者。如涉及作品內(nèi)容、版權(quán)和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當(dāng)措施,避免給雙方造成不必要的經(jīng)濟(jì)損失。聯(lián)系電話:010-82306118;郵箱:aet@chinaaet.com。
主站蜘蛛池模板: 99久久国产综合精品swag| 激情内射亚洲一区二区三区爱妻 | 亚洲国产成人在线视频| 综合人妻久久一区二区精品| 国产浮力第一影院| jjizz全部免费看片| 日本三级做a全过程在线观看| 亚洲最大激情中文字幕| 精品久久国产视频| 国产午夜精品一区二区| 1024在线观看国产天堂| 好男人视频在线观看免费看片| 久久人妻内射无码一区三区| 欧美影院一区二区三区| 拍拍拍无挡视频免费观看1000| 亚洲成av人片高潮喷水| 精品久久久无码中字| 国产免费卡一卡三卡乱码| 一级毛片无毒不卡直接观看| 最新精品国偷自产在线| 人人妻人人玩人人澡人人爽| 羞羞视频在线免费观看| 国产成人亚洲综合无码精品| 57pao国产成永久免费视频| 嫩b人妻精品一区二区三区| 久久久精品免费| 校园亚洲春色另类小说合集| 亚洲精品乱码久久久久久按摩| 精品国产亚洲AV麻豆| 国产亚洲男人的天堂在线观看| 亚洲宅男精品一区在线观看| 图片区精品综合自拍| 一本加勒比HEZYO无码人妻| 欧美日韩激情在线| 免费观看性欧美大片无片| 菠萝蜜亏亏带痛声的视频| 国产无套粉嫩白浆在线观看| 69久久夜色精品国产69| 天天天操天天天干| 一级一级一级一级毛片| 日产乱码免费一卡二卡在线|