《電子技術應用》
您所在的位置:首頁 > 模擬設計 > 解決方案 > CirrusCS42L73高集成低功耗音頻CODEC解決方案

CirrusCS42L73高集成低功耗音頻CODEC解決方案

2012-01-18
作者:Cirrus公司
</a>手提設備" title="手提設備">手提設備" title="手提設備">手提設備如智能手機,筆記本電腦. CS42L73具有靈活的時鐘架構,可采用的基準時鐘為6, 12, 24, 13, 26, 19.2, 或38.4 MHz,立體聲ADC,支持兩路模擬或數字MIC,四個DAC耦合到五個輸出,單聲道耳機放大器和1W揚聲器放大器,數字音頻混合和路由, 3.00 V - 5.25 V工作電壓,超低功耗,模數轉換具有91dB動態范圍和-85dB THD+N,DAC到線輸出的動態范圍97dB, -86dB THD+N.本文介紹了CS42L73主要特性,方框圖, 典型應用電路圖和評估板CDB42L73特性, 系統框圖,電路圖,PCB元件布局圖與CS42L73在智能手機中的應用框圖.

The CS42L73 is a highly integrated, low-power, audio and telephony CODEC for portable applications such as smartphones and ultra mobile personal computers.

The CS42L73 features a flexible clocking architecture, allowing the device to utilize reference clock frequencies of 6, 12, 24, 13, 26, 19.2, or 38.4 MHz, or any standard audio master clock. Up to two reference/master clock sources may be connected; either one can be selected to drive the internal clocks and processing rate of the CS42L73.

Thus, multiple master clock sources within a system can be dynamically activated and de-activated to minimize system- level power consumption.

Three asynchronous bidirectional serial ports (Auxiliary, Audio, and Voice Serial Ports) support multiple clock domains of various digital audio sources or destinations. Three low-latency, fast-locking, integrated high-performance asynchronous sample rate converters synchronize and convert the audio samples to the internal processing rate of the CS42L73.

A stereo line input or two mono (one stereo) microphone (MIC) inputs are routed to a stereo ADC. The MIC inputs may be selectively pre-amplified by +10 or +20 dB. Two independent, low-noise MIC bias voltage supplies are also provided. A programmable gain amplifier (PGA) is applied to the inputs before they reach the ADC.

The stereo input path that follows the stereo ADC begins with a multiplexer to selectively choose data from a digital MIC interface. Following the multiplexer, the data is decimated, selectively DC high-pass filtered, channelswapped or mono-to-stereo routed (fanned-out), and volume adjusted or muted. The volume levels can be automatically adjusted via a programmable Automatic Level Control (ALC) and noise gate.

A digital mixer is utilized to mix and route the CS42L73’s inputs (analog inputs to ADC, digital MIC, or serial ports) to outputs (DAC-fed amplifiers or serial ports). There is independent attenuation on each mixer input for each output.

The processing along the output paths from the digital mixer to the two stereo DACs includes volume adjustment and mute control. A peak-detector can be used to automatically adjust the volume levels via a programmable limiter.

The first stereo DAC feeds the stereo headphone and line output amplifiers, which are powered from a dedicated positive supply. An integrated charge pump provides a negative supply. This allows a ground-centered analog output with a wide signal swing, and eliminates external DC-blocking capacitors while reducing pops and clicks. Trilevel Class-H amplification is utilized to reduce power consumption under low-signal-level conditions. Analog volume controls are provided on the stereo headphone and line outputs.

The second stereo DAC feeds several mono outputs. The left channel of the DAC sources a mono, differentialdrive, speakerphone amplifier for driving the handset speakerphone. The right channel sources a mono, differential- drive, earphone amplifier for driving the handset earphone. The right channel is also routed to a mono,
differential-drive, speakerphone line output, which may be connected to an external amplifier to implement a stereo speakerphone configuration when it is used in conjunction with the integrated speakerphone amplifier.

The CS42L73 implements robust power management to achieve ultra-low power consumption. High granularity in power-down controls allows individual functional blocks to be powered down when unused. The internal low dropout regulator (LDO) saves power by running the internal digital circuits at half the logic interface supply voltage (VL/2). In a system with an existing high-efficiency supply at VL/2, the internal LDO may be disabled and the digital circuits powered directly by the external VL/2 supply. A high-speed I²C control port interface capable of up to 400 kHz operation facilitates register programming.

The CS42L73 is available in space-saving 64-ball WLCSP and 65-ball FBGA packages for the commercial (-40° to +85° C) grade.

CS42L73主要特性:

??Stereo ADC
??Dual Analog or Digital MIC Support
??Dual MIC Bias Generators
??Four DACs Coupled to Five Outputs
   –Ground-Centered Stereo Headphone Amp.
   –Ground-Centered Stereo Line Output
   –Mono Ear Speaker Amplifier
   –Mono 1 W Speakerphone Amplifier
   –Mono Speakerphone Line Output for Stereo Speakerphone Expansion
??Three Serial Ports with Asynchronous Sample Rate Converters
??Digital Audio Mixing and Routing

Ultra Low Power Consumption

??3.5 mW Quiescent Headphone Playback

System Features

??Native (no PLL required) Support for 6/12/24 MHz, 13/26 MHz, and 19.2/38.4 MHz Master Clock Rates in Add.to Typ. Audio Clock Rates
??Integrated High-efficiency Power Management Reduces Power Consumption
   – Internal LDO Regulator to Reduce Internal Digital Operating Voltage to VL/2
   – Step-down Charge Pump Provides Low Headphone/Line Out Supply Voltage
   – Inverting Charge Pump Accommodates Low System Voltage by Providing Negative Rail
??for HP and Line Amp
??Flexible Speakerphone Amplifier Powering
   – 3.00 V to 5.25 V Range
   – Independent Cycling
??Power Down Management
   – Individual Controls for ADCs, Dig. MIC Interface, MIC Bias Generators, Serial Ports,
??and Output Amplifiers & Associated DACs
??Programmable Thermal Overload Notification
??High-speed I²C™ Control Port (400 kHz)

Stereo Analog to Digital Features

??91 dB Dynamic Range (A-wtd)
   -85 dB THD+N
??Independent ADC Channel Control
??2:1 Stereo Analog Input MUX
??Stereo Line Input
   – Shared Pseudo-differential Reference Input
??Dual Analog MIC Inputs
   – Pseudo-diff. or Single-ended
   – Two, Independent, Programmable, Lownoise, MIC Bias Outputs
   – MIC Short Detect to Support Headset Button
??Analog Programmable Gain Amplifier (PGA) (+12 to -6 dB in 0.5 dB steps)
??+10 dB or +20 dB Analog MIC Boost in Addition to PGA Gain Settings
??Programmable Automatic Level Control (ALC)
   – Noise Gate for Noise Suppression
   – Progr. Threshold & Attack/Release Rates

Dual Digital Microphone Interface

??Programable Clock Rate
   – Integer Divide by 2 or 4 of Internal MCLK

Stereo DAC to Headphone Amplifier

??94 dB Dynamic Range (A-wtd)
??-81 dB THD+N into 32 ?
??Integrated Step-down/Inverting Charge Pump ??Class H Amplifier - Automatic Supply Adj.
   – High Efficiency
   – Low EMI
??Pseudo-differential Ground-centered Outputs
??High HP Power Output at -70/-81 dB THD+N
   – 2 x 17/8.5 mW into 16/32 ??@ 1.8 V
??Pop and Click Suppression
??Analog Vol. Ctl. (+12 to -50 dB in 1 dB steps; to -76 dB in 2 dB steps) with Zero-cross Trans.
??Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions
??Programmable Peak-detect and Limiter

Stereo DAC to Line Outputs

??97 dB Dynamic Range (A-wtd)
??-86 dB THD+N
??Class-H Amplifier
??Pseudo-differential Ground-centered Outputs
??1 VRMS Line Output @ 1.8 V
??Pop and Click Suppression
??Analog Vol. Ctl. (+12 to -50 dB in 1 dB steps; to -76 dB in 2 dB steps) with Zero-cross Trans.
??Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions
??Programmable Peak-detect and Limiter

Mono DAC to Ear Speaker Amplifier

??High Power Output at -70 dB (0.032%) THD+N – 45 mW into 16 ??@ 1.8 V
??Pop and Click Suppression
??Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions
??Programmable Peak-detect and Limiter

Mono DAC to Speakerphone Amplifier

??High Output Power at ≤?1% THD+N
    –1.18/0.84/0.66 W into 8 ??@ 5.0/4.2/3.7 V
??Direct Battery-powered Operation
??Pop and Click Suppression
??Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions
??Programmable Peak-detect and Limiter

Mono DAC to Speakerph. Line Output

??84 dB Dynamic Range (A-wtd)
??-75 dB THD+N
??High Voltage (1.53 VRMS @ VA = 1.8 V, VP =3.7 V) Line Output to Ensure Maximum Output from a Wide Variety of External Amplifiers
??Pop and Click Suppression
??Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions
??Programmable Peak-detect and Limiter

Serial Ports

??Three Independent Serial Ports: Auxiliary, Audio, and Voice
??8.00, 11.025, 12.00, 16.00, 22.05, 24.00, 32.00, 44.10, and 48.00 kHz Sample Rates
??All Ports Support Master or Slave Operation with I²S Interface
??Auxiliary and Voice Ports Support Slave Operation with PCM Interface
??Auxiliary and Audio Ports are Stereo- Input/Stereo-Output to/from Digital Mixer
??Voice Port is Mono-Input/Stereo-Output to/from Digital Mixer
??Integrated Asynch. Sample Rate Converters

CS42L73應用:

??Smart Phones, UMPCs, and MIDs

圖1. CS42L73方框圖

圖2. CS42L73典型應用電路圖

評估板CDB42L73

Evaluation Board for the CS42L73

The CDB42L73 board is a dedicated platform for testing and evaluating the CS42L73, an ultralow power mobile audio and telephony CODEC.

To allow comprehensive testing of CS42L73 features and performance, extensive hardware and software configurable options are available on the CDB42L73.

Hardware options, such as power-supply settings, are configured via jumpers on the stake headers. Software options, such as registry settings for the CS42L73, are configured with the FlexGUI software, which communicates with the CDB42L73 via USB from a Windows® compatible computer. In addition, digital I/O headers on the CDB42L73 allow external control signals (for example, an external DSP or microcontroller) to configure and interface with the CS42L73 and other devices directly without the use of FlexGUI.

The CDB42L73 also serves as a good component and layout reference for the CS42L73.

評估板CDB42L73主要特性:

? Analog Inputs
– Line-level In via 2x mono RCA jacks
– Microphone In via 2x mono 1/8” jacks
? Analog outputs
– Headphone out via 1x stereo 1/8” jack
– Line-level out via 2x mono RCA jacks
– Earphone out via terminal block
– Speakerphone out via terminal blocks
? S/PDIF interface via RCA/optical jacks
– Input: CS8416 digital audio receiver
– Output: CS8406 digital audio transmitter
? External digital I/O via stake headers
– Digital mic in
– Serial audio port I/O
– External I²C™ control port I/O
? Flexible power-supply configuration
– USB, external power supply, or battery
? FlexGUI software control
– Windows® compatible
– Predefined and user-configurable scripts


圖3.評估板CDB42L73系統框圖

圖4.評估板CDB42L73電路圖: CS42L73

圖5.評估板CDB42L73電路圖:USB和MCU

圖6.評估板CDB42L73電路圖:S/PDIF接收器和發送器,時鐘緩沖器

圖7.評估板CDB42L73電路圖:電源

圖8.智能手機中的CS42L73應用

圖9.評估板CDB42L73元件布局圖

圖10.評估板CDB42L73 PCB布局圖(層1)
詳情請見:
http://www.cirrus.com/en/pubs/proDatasheet/CS42L73_PB1.pdf

http://www.cirrus.com/en/pubs/rdDatasheet/CDB42L73_DB1.pdf



本站內容除特別聲明的原創文章之外,轉載內容只為傳遞更多信息,并不代表本網站贊同其觀點。轉載的所有的文章、圖片、音/視頻文件等資料的版權歸版權所有權人所有。本站采用的非本站原創文章及圖片等內容無法一一聯系確認版權者。如涉及作品內容、版權和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當措施,避免給雙方造成不必要的經濟損失。聯系電話:010-82306118;郵箱:aet@chinaaet.com。
主站蜘蛛池模板: 日本黄线在线播放免费观看| 精品无码AV无码免费专区| 女人被男人狂躁免费视频| 亚洲AV无码成人精品区在线观看| 美女张开腿男人桶| 国产真实伦视频在线观看| 亚洲老妈激情一区二区三区| 黄瓜视频在线观看| 捏揉舔水插按摩师| 亚洲成a人片在线观看久| 综合欧美一区二区三区| 国内精品视频一区二区八戒| 久久久久亚洲av成人网人人软件 | 99久热只有精品视频免费看| 日本道色综合久久影院| 亚洲成a人一区二区三区| 立川理惠在线播放一区| 国产内射999视频一区| 香蕉视频在线免费看| 天天做天天爱夜夜爽| 中文字幕一区二区三区久久网站| 曰批免费视频播放免费| 亚洲欧洲专线一区| 窝窝免费午夜视频一区二区| 国产a三级久久精品| 国产成人精品日本亚洲专区6| 国产美女精品久久久久久久免费| 久久国产欧美日韩精品免费| 欧美日韩在线免费观看| 免费中文字幕一级毛片| 老师吸大胸校花的奶水漫画| 国产成人精品视频网站| 337p色噜噜人体大胆欧美| 天天碰免费视频| 不卡一卡二卡三亚洲| 日本娇小xxxⅹhd成人用品| 亚洲不卡中文字幕| 欧美黑人乱大交| 你懂的国产视频| 精品天海翼一区二区| 国产亚洲av片在线观看18女人|